# Stability and Low-Frequency Noise in InAs NW Parallel-Array Thin-Film Transistors

Richard E. Wahl, Fengyun Wang, Hugh E. Chung, George R. Kunnen, SenPo Yip, Edward H. Lee, Edwin Y. B. Pun, Gregory B. Raupp, David R. Allee, and Johnny C. Ho

Abstract—In this letter, we present the dc characteristics, stability, and low-frequency noise (LFN) measurements, for n-type indium arsenide nanowire (NW) parallel-array thin-film transistors (TFTs) with a global back gate. These devices perform with mobilities ranging from 200–1200  $\rm cm^2 V^{-1} s^{-1}$  and produce a threshold voltage shift less than 0.25 V after 10 000 s of stress. The resulting LFN measurements indicate that the 1/f noise can be modeled by the number fluctuation model, at low drain currents, which can provide an essential guideline for the device design considerations of NW TFTs.

Index Terms—InAs, low-frequency noise, nanowire (NW) parallel arrays, stability, thin-film transistors (TFTs).

## I. Introduction

UE TO the high electron mobility and ease of nearohmic metal contact formation, indium arsenide (InAs) nanowires (NWs) are promising alternative channel materials for high-performance transistors [1], [2]. Although there are several reports discussing the low-frequency noise (LFN) of FETs based on individual InAs NWs, by assessing FETs RF performance, there are limited studies on the electrical stability, dc characteristics, and 1/f characteristics of FETs based on InAs NW parallel arrays [3], [4]. All of these are important figures of merit for the practical implementation of NW thin-film transistors [5]. In general, a high degree of NW alignment, without NW crossing, is needed to achieve a high-performance NW thin film with low variation in gate electrostatics coupling and NW channel length. In this letter, we present, to the best of our knowledge, the first electrical stability and 1/f noise characterization of InAs NW parallelarray thin-film FETs. It is demonstrated that the 1/f noise seen

Manuscript received August 13, 2012; revised January 30, 2013; accepted February 26, 2013. Date of current version May 20, 2013. This work was supported in part by the Arizona State University Internal Research Funds, the Army Research Laboratory under Cooperative Agreement W911NG-04-2-0005, and the City University of Hong Kong under Project 9610214. The review of this letter was arranged by Editor K. Uchida.

R. E. Wahl, H. E. Chung, G. R. Kunnen, E. H. Lee, and D. R. Allee are with the Department of Electrical Engineering and Flexible Display Center, Arizona State University, Tempe, AZ 85287 USA (e-mail: rwahl@asu.edu; hugh.chung@asu.edu; george.kunnen@gmail.com; edward.lee@asu.edu; allee@asu.edu).

E. Y. B. Pun and G. B. Raupp are with the Department of Electronic Engineering, City University of Hong Kong, Kowloon, Hong Kong (e-mail: eeeybpun@cityu.edu.hk; gbraupp@cityu.edu.hk).

F. Wang, S. Yip, and J. C. Ho are with the Department of Physics and Materials Science, City University of Hong Kong, Kowloon, Hong Kong (e-mail: fewang1127@gmail.com; spyip4@cityu.edu.hk; johnnyho@cityu.edu.hk).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2013.2250896



Fig. 1. (a) Schematic view of the InAs NW parallel-array TFT device. (b) Optical image of the NW parallel-array channel. (c) Output characteristics of the NW TFT  $(I_{\rm ds}-V_{\rm ds})$ . (d) Transfer characteristics of the NW TFT  $(I_{\rm ds}-V_{\rm gs})$ , with the log scale shown in the inset).

in the transistors can be primarily attributed to the change in the carrier concentrations, as described by the number fluctuation model.

# II. FABRICATION AND EXPERIMENT

InAs NWs used in this study were synthesized using a catalytic chemical vapor deposition method similar to the ones previously reported [1], they were assembled by the contact printing technique [6] and passivated with a thin layer of  $\sim$  25-nm-thick electron-beam-evaporated silicon oxide  $(SiO_x)$ . Fig. 1 shows a representative InAs NW parallelarray thin-film transistors (TFTs) fabricated with an effective channel width of 3  $\mu$ m (physical channel width of 100  $\mu$ m) and a channel length of 2  $\mu$ m along with corresponding output and transfer characteristic curves. The effective width was calculated by multiplying the number of NWs (100) by the NW diameter (30 nm), commonly adopted in the nanowire community [1]. From the  $I_{ds}-V_{gs}$ plot, the threshold voltages were extracted to be -6.6, -8.1, and -9.4 V for TFT1, TFT2, and TFT3, respectively. The threshold voltages obtained are consistent with typical depletion-mode InAs NW FETs [1], [2]. The device mobilities and subthreshold slopes were extracted from these curves.



Fig. 2. Changes in  $V_T$  after 10000 s of dc stress for InAs, a:Si-H, and InZnO TFTs.

An investigation into the electrical stability of the NW arrays was conducted by stressing the TFTs for more than 100 000 s with a gate bias of 4 V. Fig. 2 shows the voltage drift of each device with time by comparing the results with those for standard thin-film technologies such as a-Si:H and InZnO.

The LFN measurements were taken by measuring the current at the drain of NW parallel arrays with amplification using a FEMTO DLPCA—200 preamplifier for improved resolution. The signal was processed through a Hewlett Packard 4395A spectrum analyzer with a frequency range of 10 Hz to 100 kHz. All measurements were taken at room temperature and with a varied drain—source voltage ranging from 10 to 100 mV.

# III. RESULTS AND DISCUSSION

The subthreshold slope, ranging from 2.72 to 4.14 V/dec, is mainly attributed to the back-gated device geometry as well as the large amount of surface traps existing in the NW oxide interface, which degrade the gate-coupling efficiency. Improvements in subthreshold slope could be realized in the future with better optimized device and dielectric structures [8]. Mobilities ranging from 200 to 1200 cm<sup>2</sup>V<sup>-1</sup>s<sup>-1</sup> were recorded for these devices, with the large variation primarily due to the printing nonuniformity.

Fig. 2 shows that thin-film technologies such as a-Si:H and IZO display distinctly unstable dc characteristics after  $10\,000\,s$  electrical bias. The InAs NW TFTs remain relatively stable for prolonged periods of electrical stress with a threshold voltage shift less than 0.25 V. In contrast, a-Si:H and InZnO shift by almost 9 and 1.7 V, respectively [7]. Since the NW devices operate at significantly lower drive voltages than the compared devices, it inherently lowers the potential  $V_t$  shifts. Also, the single crystalline nature of InAs NWs is believed to contribute to this enhanced stability as well, which can be attributed to the low concentrations of defects such as dangling bonds, defect creation, and charge traps. These defects have varying degrees of impact on devices such as a-Si:H and IZO TFTs.

The current-normalized spectral densities (CNSDs) are shown in Fig. 3 and represent the LFN measurements recorded

from the drain of three NW parallel-array TFTs. The CNSD of a single NW, measured at 10 Hz, is around  $7.3 \times 10^{-7}$  Hz<sup>-1</sup> [3], while the parallel array produced values ranging from  $4.6 \times 10^{-9}$  to  $6.1 \times 10^{-6}$  Hz<sup>-1</sup>, with a spread that was dispersed over roughly three orders of magnitude [3]. An even larger spread has been observed in Si NW transistors (four orders of magnitude) [9]. In the present InAs NW study, the observed spread is likely due to the large process variation typically experienced in a nonproduction research lab for processing the devices, and these variations are seen in all types of NW devices [3], [9]. Notably, the CNSD for each set of biasing conditions follows closely to the  $1/f^{\gamma}$  dependency. In the McWhorter model [10] for LFN, the exponent  $\gamma$ indicates the uniformity of the relative gate oxide and interface traps with depth. When  $\gamma = 1$ , the trap densities are highly uniform in depth, while larger values indicate a larger trap density farther from the gate oxide interface and the reverse for smaller  $\gamma$  values [10], [11]. Fitting the log of the CNSD to a linear regression model produced frequency exponents valued at 1.02, 1.10, and 1.06, demonstrating the relatively uniform oxide trap distribution in our devices. For the data fitting, the frequency ranges that were dominated by 60 Hz noise were excluded from the data used for the linear regression fit, seen in Fig. 3(a). From the same fit, the oxide trap density can be calculated following the generalized drain current noise equation [10]:

$$\frac{S_{I_D}}{I_D^2} = \frac{q^2 k T \lambda N_t}{f^{\gamma} \text{WLC}_{OX}^2 (V_{GS} - V_T)^2}.$$
 (1)

This generalized form based on the McWhorter model is grounded on the concept that carrier fluctuations are the primary source of 1/f noise in n-type transistors [10]. In (1), q is the charge of an electron, k is Boltzmann's constant, T is the temperature,  $N_T$  is the oxide trap density, and  $\lambda$  is the tunneling attenuation length, which is modeled as

$$\lambda = \left(\frac{4\pi}{h}\sqrt{2m^*\Phi_B}\right)^{-1} \tag{2}$$

using the Wentzel-Kramers-Brillouin theory, where h is Planck's constant,  $m^* = 0.41 \text{m}_o$  is the electron (hole) effective mass in the gate oxide, and  $\Phi_B = 4 \text{ eV}$  is the tunneling barrier height the carriers see at the gate oxide interface [10].

The  $V_T$  was calculated to be -6.6 V,  $L_g = 2~\mu m$ ,  $W_{\rm eff} = 3~\mu m$ , and  $C_{\rm OX} = 0.056~{\rm fF}/\mu {\rm m}^2$  for TFT 3. The best-fit approximation produced an oxide trap density of  $\sim 9.88 \times 10^{17}~{\rm cm}^{-3} {\rm eV}^{-1}$ . For TFT 1 and TFT 2, the trap densities were calculated to be  $3.58 \times 10^{21}$  and  $5.93 \times 10^{21}~{\rm cm}^{-3} {\rm eV}^{-1}$ , respectively. The estimated trap density values are larger than that of a typical polysilicon gate transistor, which has observable densities around  $5 \times 10^{17}~{\rm cm}^{-3} {\rm eV}^{-1}$  [11], but are comparable to the values for some Si NW devices and multigate devices with ultrathin channels reported in [9] and [12].

Fig. 3(b) and (c) are log-log plots of CNSD noise versus current for two different TFT devices. The current is biased at 0.1  $V_{\rm DS}$  and is increased from -10 to 4  $V_{\rm gs}$  by increments of 1 V. The data are compared with  $(g_m/I_{\rm ds})^2$ , to which noise is proportional to. This reveals, by inspection, that



Fig. 3. (a) CNSD response from three NW parallel-array TFT devices biased at  $V_{\rm gs}=0.5$  V and  $V_{\rm ds}=0.1$  V. NW TFT 1 had an  $L_g=4~\mu{\rm m}$ ,  $W_{\rm g,eff}=3~\mu{\rm m}$  ( $W_{\rm g,physical}=100~\mu{\rm m}$ ), and  $I_D=21.95~\mu{\rm A}$ . NW TFT 2 had an  $L_g=6~\mu{\rm m}$ ,  $W_{\rm g,eff}=6~\mu{\rm m}$  ( $W_{\rm g,physical}=200~\mu{\rm m}$ ), and  $I_D=37.2~\mu{\rm A}$ . NW TFT 3 had an  $L_g=2~\mu{\rm m}$ ,  $W_{\rm g,eff}=3~\mu{\rm m}$  ( $W_{\rm g,physical}=100~\mu{\rm m}$ ), and  $I_D=184.0~\mu{\rm A}$ . (b) and (c) CNSD for two NW parallel-array devices versus current, compared with  $g_m^2/I_{\rm ds}^2$ 

the noise more closely follows the number fluctuation model given as [10]

$$S_{I_D} = S_{V_{\text{fb}}} (1 + \frac{\alpha \mu_{\text{eff}} C_{\text{OX}} I_D}{g_m})^2 g_m^2$$
 (3)

$$S_{V_{\rm fb}} = \frac{q^2 k T \lambda N_t}{f^{\gamma} \text{WLC}_{\rm OX}^2} \tag{4}$$

where  $\alpha$  is the scattering parameter of the mobility fluctuations and their correlation to the number fluctuations, and the variables correspond to those of (1). Eqs. (3) and (4) describe the data in Fig. 3(b) and (c) more completely than (1), indicating that the noise behavior is reasonably well described by the number fluctuation model. This is the same noise model which the single NW devices were also found to follow [3].

The competing model in use is known as the Hooge model which attributes the 1/f noise properties to mobility fluctuations. The model can be written as (5) which reveals that the 1/f noise should be proportional to the inverse of the drain current

$$\frac{S_{\rm I_D}}{I_D^2} = \frac{\alpha_H \mu_{\rm eff} 2kT}{f L^2 I_D} \tag{5}$$

where  $\alpha_H$  is the Hooge's parameter,  $\mu_{\rm eff}$  is the effective mobility, and the rest of the variables are the same as in (1). Theoretical curves based on (5) are compared to the measured data in Fig. 3, and it becomes clear that the Hooge's model fails to represent the data accurately over a large range of biasing. The Hooge parameter can be extracted using the normalized current spectral densities in Fig. 3(b) and (c). Hooge parameters for vertical single NW InAs transistors and lateral single NW InAs transistors have been reported to be

 $4.2 \times 10^{-3}$  [3] and  $8.4 \times 10^{-3}$  [4], respectively. Values extracted from some of the tested devices were seen to reach  $\sim 10^{-3}$ , this was only for a small range of biasing. In general, the calculated Hooge values were roughly three to five orders of magnitudes larger, further supporting the idea that the McWhorter model, in general, provides a better description [10]. Therefore, since the data are best fit with the number fluctuation model, we can attribute the LFN to fluctuations in the carrier concentration caused by trapping and detrapping at and inside the gate oxide.

### IV. CONCLUSION

In this letter, the dc characteristics and device stabilities were reported for parallel-arrayed InAs NW transistors. These transistors were found to perform with mobilities up to two to three orders of magnitude larger than the current technologies, such as a-Si:H, and with 10 times the stability. The 1/f noise was also investigated and produced spectral densities which were comparable to that of other similar single NW devices and had relatively uniform trap densities in the oxide.

### REFERENCES

- [1] A. C. Ford, J. C. Ho, Z. Fan, O. Ergen, V. Altoe, H. Razavi, and A. Javey, "Synthesis, contact printing, and device characterization of Ni-catalyzed, crystalline InAs NWs," *Nano Res.*, vol. 1, no. 1, pp. 32–39, Jul. 2008.
- [2] T. Bryllert, L. E. Wernersson, L. E. Froberg, and L. Samuelson, "Vertical high-mobility wrap-gated InAs nanowire transistor," *IEEE Electron Device Lett.*, vol. 27, no. 5, pp. 323–325, May 2006.
- [3] K. M. Persson, E. Lind, A. W. Dey, C. Thelander, H. Sjoland, and L. E. Wernersson, "Low-frequency noise in vertical InAs nanowire FETs," *IEEE Electron Device Lett.*, vol. 31, no. 5, pp. 428–430, May 2010.
- [4] M. R. Sakr and X. P. A. Gao, "Temperature dependence of the low frequency noise in indium arsenide nanowire transistors," *Appl. Phys. Lett.*, vol. 93, no. 20, pp. 203503-1–203503-3, Nov. 2008.
- [5] X. Duan, C. Niu, V. Sahi, J. Chen, J. W. Parce, S. Empedocles, and J. L. Goldman, "High-performance thin-film transistors using semiconductor nanowires and nanoribbons," *Nature*, vol. 425, no. 6955, pp. 274–278, Sep. 2003.
- [6] Z. Fan, J. C. Ho, Z. A. Jacobson, R. Yerushalmi, R. L. Alley, H. Razavi, and A. Javey, "Wafer-scale assembly of highly ordered semiconductor nanowire arrays by contact printing," *Nano Lett.*, vol. 8, no. 1, pp. 20–25, Lap. 2008
- [7] K. Kaftanoglu, S. M. Venugopal, M. Marrs, A. Dey, E. J. Bawolek, D. R. Allee, and D. Loy, "Stability of IZO and a-Si:H TFTs processed at low temperature (200 °C)," *J. Display Technol.*, vol. 7, no. 6, pp. 339–343, Jun. 2011.
- [8] D. R. Khanal and J. Wu, "Gate coupling and charge distribution in nanowire field effect transistors," *Nano Lett.*, vol. 7, no. 9, pp. 2778–2783, Aug. 2007.
- [9] J. Zhuge, R. Wang, R. Huang, Y. Tian, L. Zhang, D. W. Kim, D. Park, and Y. Wang, "Investigation of low-frequency noise in silicon nanowire MOSFETs," *IEEE Electron Device Lett.*, vol. 30, no. 1, pp. 57–60, Jan. 2009.
- [10] M. von Haartman and M. Östling, Low-Frequency Noise in Advanced MOS Devices. New York, USA: Springer-Verlag, 2007.
- [11] R. Jayaraman and C. G. Sodini, "A 1/f noise technique to extract the oxide trap density near the conduction band edge of silicon," *IEEE Trans. Electron Dev.*, vol. 36, no. 9, pp. 1773–1782, Sep. 1989.
- [12] Y. F. Lim, Y. Z. Xiong, N. Singh, R. Yang, Y. Jiang, D. S. H. Chan, W. Y. Loh, L. K. Bera, G. Q. Lo, N. Balasubramanian, and D. L. Kwong, "Random telegraph signal noise in gate-all-around Si-FinFET with ultranarrow body," *IEEE Electron Device Lett.*, vol. 27, no. 9, pp. 765–768, Sep. 2006.